Motore di ricerca datesheet componenti elettronici
  Italian  ▼
ALLDATASHEETIT.COM

X  

GS8662Q08BD-333I Scheda tecnica(PDF) 8 Page - GSI Technology

Il numero della parte GS8662Q08BD-333I
Spiegazioni elettronici  72Mb SigmaQuad-IITM Burst of 2 SRAM
Download  34 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Produttore elettronici  GSI [GSI Technology]
Homepage  http://www.gsitechnology.com
Logo GSI - GSI Technology

GS8662Q08BD-333I Scheda tecnica(HTML) 8 Page - GSI Technology

Back Button GS8662Q08BD-333I Datasheet HTML 4Page - GSI Technology GS8662Q08BD-333I Datasheet HTML 5Page - GSI Technology GS8662Q08BD-333I Datasheet HTML 6Page - GSI Technology GS8662Q08BD-333I Datasheet HTML 7Page - GSI Technology GS8662Q08BD-333I Datasheet HTML 8Page - GSI Technology GS8662Q08BD-333I Datasheet HTML 9Page - GSI Technology GS8662Q08BD-333I Datasheet HTML 10Page - GSI Technology GS8662Q08BD-333I Datasheet HTML 11Page - GSI Technology GS8662Q08BD-333I Datasheet HTML 12Page - GSI Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 34 page
background image
GS8662Q08/09/18/36BD-357/333/300/250/200
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.02d 8/2017
8/34
© 2011, GSI Technology
SigmaQuad-II B2 SRAM DDR Write
The write port samples the status of the W pin at each rising edge of K and the Address Input pins on the following rising edge of
K. A low on the Write Enable-bar pin, W, begins a write cycle. The first of the data-in pairs associated with the write command is
clocked in with the same rising edge of K used to capture the write command. The second of the two data in transfers is captured on
the rising edge of K along with the write address. Clocking in a high on W causes a write port deselect cycle.
SigmaQuad-II B2 Double Data Rate SRAM Write First
Write A
Read B
Read C Write D
NOP
Read E Write F
Read G Write H
NOP
A
B
C
D
E
F
G
H
A
A+1
D
D+1
F
F+1
H
H+1
A
A+1
D
D+1
F
F+1
H
H+1
B
B+1
C
C+1
E
E+1
K
K
Address
R
W
BWx
D
C
C
Q
CQ
CQ
Special Functions
Byte Write and Nybble Write Control
Byte Write Enable pins are sampled at the same time that Data In is sampled. A high on the Byte Write Enable pin associated with
a particular byte (e.g., BW0 controls D0–D8 inputs) will inhibit the storage of that particular byte, leaving whatever data may be
stored at the current address at that byte location undisturbed. Any or all of the Byte Write Enable pins may be driven high or low
during the data in sample times in a write sequence.
Each write enable command and write address loaded into the RAM provides the base address for a 2 beat data transfer. The x18
version of the RAM, for example, may write 36 bits in association with each address loaded. Any 9-bit byte may be masked in any
write sequence.
Nybble Write (4-bit) control is implemented on the 8-bit-wide version of the device. For the x8 version of the device, “Nybble
Write Enable” and “NBx” may be substituted in all the discussion above.


Codice articolo simile - GS8662Q08BD-333I

Produttore elettroniciIl numero della parteScheda tecnicaSpiegazioni elettronici
logo
GSI Technology
GS8662Q08E GSI-GS8662Q08E Datasheet
1Mb / 35P
   72Mb SigmaQuad-II Burst of 2 SRAM
GS8662Q08E-167 GSI-GS8662Q08E-167 Datasheet
1Mb / 35P
   72Mb SigmaQuad-II Burst of 2 SRAM
GS8662Q08E-167I GSI-GS8662Q08E-167I Datasheet
1Mb / 35P
   72Mb SigmaQuad-II Burst of 2 SRAM
GS8662Q08E-200 GSI-GS8662Q08E-200 Datasheet
1Mb / 35P
   72Mb SigmaQuad-II Burst of 2 SRAM
GS8662Q08E-200I GSI-GS8662Q08E-200I Datasheet
1Mb / 35P
   72Mb SigmaQuad-II Burst of 2 SRAM
More results

Descrizione simile - GS8662Q08BD-333I

Produttore elettroniciIl numero della parteScheda tecnicaSpiegazioni elettronici
logo
GSI Technology
GS8662Q18BD-300 GSI-GS8662Q18BD-300 Datasheet
677Kb / 34P
   72Mb SigmaQuad-IITM Burst of 2 SRAM
GS8662Q36BGD-300I GSI-GS8662Q36BGD-300I Datasheet
677Kb / 34P
   72Mb SigmaQuad-IITM Burst of 2 SRAM
GS8662Q09BGD-200 GSI-GS8662Q09BGD-200 Datasheet
677Kb / 34P
   72Mb SigmaQuad-IITM Burst of 2 SRAM
GS8662Q18BD-300M GSI-GS8662Q18BD-300M Datasheet
513Kb / 32P
   72Mb SigmaQuad-IITM Burst of 2 SRAM
GS8662D36BD-333 GSI-GS8662D36BD-333 Datasheet
579Kb / 33P
   72Mb SigmaQuad-IITM Burst of 4 SRAM
GS8662D08BD-400 GSI-GS8662D08BD-400 Datasheet
579Kb / 33P
   72Mb SigmaQuad-IITM Burst of 4 SRAM
GS82582Q36GE-333I GSI-GS82582Q36GE-333I Datasheet
484Kb / 32P
   288Mb SigmaQuad-IITM Burst of 2 SRAM
GS82582Q18E-250I GSI-GS82582Q18E-250I Datasheet
625Kb / 31P
   288Mb SigmaQuad-IITM Burst of 2 SRAM
GS8342Q09BD-300I GSI-GS8342Q09BD-300I Datasheet
666Kb / 34P
   36Mb SigmaQuad-IITM Burst of 2 SRAM
GS8182Q18BD-300M GSI-GS8182Q18BD-300M Datasheet
446Kb / 35P
   18Mb SigmaQuad-IITM Burst of 2 SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34


Scheda tecnica Scarica

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEETIT.COM
Lei ha avuto il aiuto da alldatasheet?  [ DONATE ] 

Di alldatasheet   |   Richest di pubblicita   |   contatti   |   Privacy Policy   |   scambio Link   |   Ricerca produttore
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com