Motore di ricerca datesheet componenti elettronici |
|
CS5331A Scheda tecnica(PDF) 9 Page - Cirrus Logic |
|
CS5331A Scheda tecnica(HTML) 9 Page - Cirrus Logic |
9 / 16 page DS138F5 9 CS5330A/31A 3. GENERAL DESCRIPTION The CS5330A and CS5331A are 18-bit, 2-channel Analog-to-Digital Converters designed for digital audio applica- tions. Each device uses two one-bit delta-sigma modulators which simultane-ously sample the analog input signals at 128 times the output sample rate (Fs). The resulting serial bit streams are digitally filtered, yielding pairs of 18-bit values. This technique yields nearly ideal conversion performance independent of input frequency and amplitude. The converters do not require difficult-to-design or expensive anti-alias filters and do not require external sample- and-hold amplifiers or a voltage reference. The CS5330A and CS5331A differ only in the output serial data format. These formats are dis-cussed in the follow- ing sections and shown in Figures 2 and 3. An on-chip voltage reference provides for a single-ended input signal range of 4.0 Vpp. Output data is available in serial form, coded as 2’s complement 18-bit numbers. Typical power con-sumption is 150 mW which can be further reduced to 0.5 mW using the Power-Down mode. For more information on delta-sigma modulation, see the references at the end of this data sheet. 3.1 System Design Very few external components are required to support the ADC. Normal power supply decou-pling compo- nents and a resistor and capacitor on each input for anti-aliasing are all that’s required, as shown in Figure 1. 3.1.1 Master Clock The master clock (MCLK) runs the digital filter and is used to generate the delta-sigma modula-tor sam- pling clock. Table 1 shows some common master clock frequencies. The output sample rate is equal to the frequency of the Left / Right Clock (LRCK). The serial nature of the output data results in the left and right data words being read at different times. However, the words within an LRCK cycle represent simul- taneously sampled analog inputs. The serial clock (SCLK) shifts the digitized audio data from the internal data registers via the SDATA pin. 3.1.2 Serial Data Interface The CS5330A and CS5331A can be operated in either Master mode, where SCLK and LRCK are outputs, or SLAVE mode, where SCLK and LRCK are inputs. 3.1.3 Master Mode In Master mode, SCLK and LRCK are outputs which are internally derived from MCLK. The CS5330A/31A will divide MCLK by 4 to generate a SCLK which is 64 × Fs and by 256 to generate LRCK. The CS5330A and CS5331A can be placed in the Master mode with a 47 kohm pull-down resistor on the SDATA pin as shown in Figure 1. LRCK (kHz) MCLK (MHz) 256x 384x 512x 32 8.1920 12.2880 16.3840 44 11.2896 16.9344 22.5792 48 12.2880 18.4320 24.5760 Table 1. Common Clock Frequencies |
Codice articolo simile - CS5331A |
|
Descrizione simile - CS5331A |
|
|
Link URL |
Privacy Policy |
ALLDATASHEETIT.COM |
Lei ha avuto il aiuto da alldatasheet? [ DONATE ] |
Di alldatasheet | Richest di pubblicita | contatti | Privacy Policy | scambio Link | Ricerca produttore All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |