Motore di ricerca datesheet componenti elettronici
  Italian  ▼
ALLDATASHEETIT.COM

X  

AD6472 Scheda tecnica(PDF) 2 Page - Analog Devices

Il numero della parte AD6472
Spiegazioni elettronici  2 Pair/1 Pair ETSI Compatible HDSL Analog Front End
Download  8 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Produttore elettronici  AD [Analog Devices]
Homepage  http://www.analog.com
Logo AD - Analog Devices

AD6472 Scheda tecnica(HTML) 2 Page - Analog Devices

  AD6472 Datasheet HTML 1Page - Analog Devices AD6472 Datasheet HTML 2Page - Analog Devices AD6472 Datasheet HTML 3Page - Analog Devices AD6472 Datasheet HTML 4Page - Analog Devices AD6472 Datasheet HTML 5Page - Analog Devices AD6472 Datasheet HTML 6Page - Analog Devices AD6472 Datasheet HTML 7Page - Analog Devices AD6472 Datasheet HTML 8Page - Analog Devices  
Zoom Inzoom in Zoom Outzoom out
 2 / 8 page
background image
–2–
REV. 0
AD6472–SPECIFICATIONS (T
A = TMIN to TMAX unless otherwise noted)
Parameter
Min
Typ
Max
Units
Condition
TRANSMIT CHANNEL
SNR
68
71
dB
The complete transmit path spectrum and pulse
THD
66
71
dB
shape comply with ETSI requirements.
TRANSMIT DAC
The transmit DAC maximum update rate is half
Clock Frequency
18.688
MHz
the maximum output data rate, i.e., 1168 kHz.
Resolution
12
Bits
The maximum transmit clock is 16
× 1168 =
Update Rate
1168
kHz
18.688 MHz.
Output Voltage
2
V p-p Diff
TRANSMIT FILTER
Corner Frequency (3 dB)
1
320
kHz
MODE_SEL1 = 0
535
kHz
MODE_SEL1 = 1
Accuracy
±5
±10
%
Gain
9.53
dB
3.53
dB
LINE DRIVER
VCM
2.5
V
Transformer Turns Ratio = 1:2.3 at 50 kHz
Output Power
13.5
dBm
When Loaded by ETSI (RTR/TM3036)
Output Voltage
6
V p-p Diff
HDSL Test Loops
TRANSMIT VOLTAGE LEVEL
6
V p-p Diff
TX_GAIN = 0
3
V p-p Diff
TX_GAIN = 1
RECEIVE CHANNEL
SNR
68
71
dB
THD
66
71
dB
HYBRID INTERFACE
VCM = 2.5 V. See Figure 3
Input Voltage Range
5
V p-p Diff
Input Impedance
10
k
PROGRAMMABLE GAIN AMPLIFIER
Condition –6 dB to +9 dB
Overall Gain Accuracy
±1dB
Gain Step
3
dB
Gain Step Accuracy
±0.25
dB
RECEIVE FILTER
Corner Frequency (–3 dB)
1
320
kHz
MODE_SEL1 = 0
640
kHz
MODE_SEL1 = 1
Accuracy
±5
±10
%
TIMING RECOVERY DAC
Resolution
7
Bits
Guaranteed Monotonic
Output Low
0.5
V
Output High
4.5
V
DIGITAL INTERFACE
5 V Supply, VMIN to VMAX
Input Logic High, VIH
3.3
V
Input Logic LOW, VIL
0.8
V
Output Logic High, VOH
VDD – 0.3
V
Output Logic Low, VOL
0.4
V
3.3 V Supply, VMIN to VMAX
Input Logic High, VIH
2.0
V
Input Logic Low, VIL
0.2
V
Output Logic High, VOH
VDD – 0.3
V
POWER SUPPLY VOLTAGE
VMIN to VMAX
4.75
5
5.25
V
5 V Supply
3.15
3.3
3.45
V
3.3 V Supply
POWER SUPPLY CURRENT
VMIN to VMAX, TMIN to TMAX
Normal Mode, Excl. Driver
65
mA
5 V Supply, MODE_SEL1 = 0
OVRSAMP Mode
73
mA
5 V Supply, MODE_SEL1 = 1, MODE_SEL0 = 1
Line Driver
50
mA
With 50
Ω Differential Load
Low Power Mode
17
mA
OPERATING TEMPERATURE RANGE
–40
+85
°CT
MIN to TMAX
NOTES
1The ADC clock period t(1
÷ f) is used for the dynamic tuning of the Tx and Rx filters.
Specifications subject to change without notice.


Codice articolo simile - AD6472

Produttore elettroniciIl numero della parteScheda tecnicaSpiegazioni elettronici
logo
Analog Devices
AD647 AD-AD647 Datasheet
378Kb / 6P
   Ultralow Drift, Dual BiFET Op Amp
REV. A
AD647J AD-AD647J Datasheet
378Kb / 6P
   Ultralow Drift, Dual BiFET Op Amp
REV. A
AD647JH AD-AD647JH Datasheet
378Kb / 6P
   Ultralow Drift, Dual BiFET Op Amp
REV. A
AD647K AD-AD647K Datasheet
378Kb / 6P
   Ultralow Drift, Dual BiFET Op Amp
REV. A
AD647KH AD-AD647KH Datasheet
378Kb / 6P
   Ultralow Drift, Dual BiFET Op Amp
REV. A
More results

Descrizione simile - AD6472

Produttore elettroniciIl numero della parteScheda tecnicaSpiegazioni elettronici
logo
Analog Devices
AD5011 AD-AD5011 Datasheet
93Kb / 8P
   2 Pair/1 Pair ETSI Compatible HDSL Analog Front End
REV PrA
logo
Burr-Brown (TI)
AFE1205 BURR-BROWN-AFE1205 Datasheet
196Kb / 10P
   2Mbps, Single Pair HDSL ANALOG FRONT END
AFE1203 BURR-BROWN-AFE1203 Datasheet
193Kb / 10P
   2Mbps, Single Pair HDSL ANALOG FRONT END
logo
Texas Instruments
AFE1203E TI-AFE1203E Datasheet
880Kb / 15P
[Old version datasheet]   2Mbps, Single Pair HDSL ANALOG FRONT END
AFE1203 TI1-AFE1203_14 Datasheet
897Kb / 16P
[Old version datasheet]   2Mbps, Single Pair HDSL ANALOG FRONT END
AFE1224 TI1-AFE1224 Datasheet
152Kb / 13P
[Old version datasheet]   2Mbps, Single Pair ANALOG FRONT END
logo
Burr-Brown (TI)
AFE1224 BURR-BROWN-AFE1224 Datasheet
137Kb / 11P
   2Mbps, Single Pair ANALOG FRONT END
AFE1144 BURR-BROWN-AFE1144 Datasheet
114Kb / 11P
   HDSL/MDSL ANALOG FRONT END
AFE1103 BURR-BROWN-AFE1103 Datasheet
204Kb / 10P
   HDSL/MDSL ANALOG FRONT END
AFE1105 BURR-BROWN-AFE1105 Datasheet
206Kb / 10P
   HDSL/MDSL ANALOG FRONT END
More results


Html Pages

1 2 3 4 5 6 7 8


Scheda tecnica Scarica

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEETIT.COM
Lei ha avuto il aiuto da alldatasheet?  [ DONATE ] 

Di alldatasheet   |   Richest di pubblicita   |   contatti   |   Privacy Policy   |   scambio Link   |   Ricerca produttore
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com