Motore di ricerca datesheet componenti elettronici
  Italian  ▼
ALLDATASHEETIT.COM

X  

CA3318CD Scheda tecnica(PDF) 8 Page - Intersil Corporation

Il numero della parte CA3318CD
Spiegazioni elettronici  CMOS Video Speed, 8-Bit, Flash A/D Converter
Download  12 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Produttore elettronici  INTERSIL [Intersil Corporation]
Homepage  http://www.intersil.com/cda/home
Logo INTERSIL - Intersil Corporation

CA3318CD Scheda tecnica(HTML) 8 Page - Intersil Corporation

Back Button CA3318CD Datasheet HTML 4Page - Intersil Corporation CA3318CD Datasheet HTML 5Page - Intersil Corporation CA3318CD Datasheet HTML 6Page - Intersil Corporation CA3318CD Datasheet HTML 7Page - Intersil Corporation CA3318CD Datasheet HTML 8Page - Intersil Corporation CA3318CD Datasheet HTML 9Page - Intersil Corporation CA3318CD Datasheet HTML 10Page - Intersil Corporation CA3318CD Datasheet HTML 11Page - Intersil Corporation CA3318CD Datasheet HTML 12Page - Intersil Corporation  
Zoom Inzoom in Zoom Outzoom out
 8 / 12 page
background image
4-16
At the same time a second set of commutating capacitors
and amplifiers is also auto-balanced. The balancing of the
second-stage amplifier at its intrinsic trip point removes any
tracking differences between the first and second amplifier
stages. The cascaded auto-balance (CAB) technique, used
here, increases comparator sensitivity and temperature
tracking.
In the “Sample Unknown” phase, all ladder tap switches and
comparator shorting switches are opened. At the same time
VlN is switched to the first set of commutating capacitors.
Since the other end of the capacitors are now looking into an
effectively open circuit, any input voltage that differs from the
previous tap voltage will appear as a voltage shift at the
comparator amplifiers. All comparators that had tap voltages
greater than VlN will go to a “high” state at their outputs. All
comparators that had tap voltages lower than VlN will go to a
“low” state.
The status of all these comparator amplifiers is AC coupled
through the second-stage comparator and stored at the end
of this phase (
φ2) by a latching amplifier stage. The latch
feeds a second latching stage, triggered at the end of
φ1.
This delay allows comparators extra settling time. The status
of the comparators is decoded by a 256 to 9-bit decoder
array, and the results are clocked into a storage register at
the end of the next
φ2.
A 3-stage buffer is used at the output of the 9 storage regis-
ters which are controlled by two chip-enable signals. CE1
will independently disable B1 through B6 when it is in a high
state. CE2 will independently disable B1 through B8 and the
OF buffers when it is in the low state.
To facilitate usage of this device, a phase control input is pro-
vided which can effectively complement the clock as it enters
the chip.
Continuous-Clock Operation
One complete conversion cycle can be traced through the
CA3318 via the following steps. (Refer to timing diagram.)
With the phase control in a “low” state, the rising edge of the
clock input will start a “sample” phase. During this entire
“high” state of the clock, the comparators will track the input
voltage and the first-stage latches will track the comparator
outputs. At the falling edge of the clock, all 256 comparator
outputs are captured by the 256 latches. This ends the “sam-
ple” phase and starts the “auto-balance” phase for the com-
parators. During this “low” state of the clock, the output of the
latches settles and is captured by a second row of latches
when the clock returns high. The second-stage latch output
propagates through the decode array, and a 9-bit code
appears at the D inputs of the output registers. On the next
falling edge of the clock, this 9-bit code is shifted into the out-
put registers and appears with time delay tD as valid data at
the output of the three-state drivers. This also marks the end
of the next “sample” phase, thereby repeating the conversion
process for this next cycle.
Pulse-Mode Operation
The CA3318 needs two of the same polarity clock edges to
complete a conversion cycle: If, for instance, a negative
going clock edge ends sample “N”, then data “N” will appear
after the next negative going edge. Because of this require-
ment, and because there is a maximum sample time of
500ns (due to capacitor droop), most pulse or intermittent
sample applications will require double clock pulsing.
If an indefinite standby state is desired, standby should be in
auto-balance, and the operation would be as in Figure 3A.
If the standby state is known to last less than 500ns and
lowest average power is desired, then operation could be as
in Figure 3B.
Increased Accuracy
In most cases the accuracy of the CA3318 should be
sufficient without any adjustments. In applications where
accuracy is of utmost importance, five adjustments can be
made to obtain better accuracy, i.e., offset trim; gain trim;
and 1/4,
1/
2 and
3/
4 point trim.
Offset Trim
In general, offset correction can be done in the preamp
circuitry by introducing a DC shift to VlN or by the offset trim
of the op amp. When this is not possible the VREF- input can
be adjusted to produce an offset trim. The theoretical input
voltage to produce the first transition is 1/2 LSB. The equa-
tion is as follows:
VlN (0 to 1 transition) =
1/
2 LSB =
1/
2 (VREF/256)
= VREF/512.
If VlN for the first transition is less than the theoretical, then a
single-turn 50
Ω pot connected between VREF- and ground
will accomplish the adjustment. Set VlN to 1/2 LSB and trim
the pot until the 0-to-1 transition occurs.
If VlN for the first transition is greater than the theoretical,
then the 50
Ω pot should be connected between VREF- and a
negative voltage of about 2 LSBs. The trim procedure is as
stated previously.
Gain Trim
In general, the gain trim can also be done in the preamp
circuitry by introducing a gain adjustment for the op amp.
When this is not possible, then a gain adjustment circuit
should be made to adjust the reference voltage. To perform
this trim, VlN should be set to the 255 to overflow transition.
That voltage is 1/3 LSB less than VREF+ and is calculated as
follows:
VlN (255 to 256 transition) = VREF - VREF/512
= VREF(511/512).
To perform the gain trim, first do the offset trim and then
apply the required VlN for the 255 to overflow transition. Now
adjust VREF+ until that transition occurs on the outputs.
CA3318


Codice articolo simile - CA3318CD

Produttore elettroniciIl numero della parteScheda tecnicaSpiegazioni elettronici
logo
Intersil Corporation
CA3318CD INTERSIL-CA3318CD Datasheet
282Kb / 12P
   CMOS Video Speed, 8-Bit, Flash A/D Converter
More results

Descrizione simile - CA3318CD

Produttore elettroniciIl numero della parteScheda tecnicaSpiegazioni elettronici
logo
Intersil Corporation
CA3318 INTERSIL-CA3318_02 Datasheet
282Kb / 12P
   CMOS Video Speed, 8-Bit, Flash A/D Converter
logo
Murata Power Solutions ...
ADC-301 MURATA-PS-ADC-301 Datasheet
1Mb / 4P
   8-Bit Video Flash A/D Converter
logo
Sony Corporation
CXD1175AM SONY-CXD1175AM Datasheet
302Kb / 20P
   8-bit 20MSPS Video A/D Converter (CMOS)
logo
Aimtron Technology
AT1175 AIMTRON-AT1175 Datasheet
223Kb / 6P
   8-BIT 20MSPS CMOS VIDEO A/D CONVERTER
logo
ELAN Microelectronics C...
EM19100 EMC-EM19100 Datasheet
104Kb / 6P
   8-BIT 20 MSPS VIDEO A/D CONVERTER (CMOS)
logo
Nippon Precision Circui...
SM6102P NPC-SM6102P Datasheet
189Kb / 6P
   8-bit, Flash A/D Converter
logo
Hitachi Semiconductor
HA19510 HITACHI-HA19510 Datasheet
286Kb / 7P
   HIGH- SPEED, LOW-POWER 8-BIT FLASH D/A CONVERTER
HA19211BP HITACHI-HA19211BP Datasheet
375Kb / 11P
   HIGH SPEED LOW POWER 8 BIT A/D FLASH CONVERTER
logo
Analog Devices
AD9048 AD-AD9048 Datasheet
109Kb / 8P
   Monolithic 8-Bit Video A/D Converter
REV. C
logo
List of Unclassifed Man...
AH8308EC ETC1-AH8308EC Datasheet
209Kb / 3P
   8-Bit RGB video d/a converter
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12


Scheda tecnica Scarica

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEETIT.COM
Lei ha avuto il aiuto da alldatasheet?  [ DONATE ] 

Di alldatasheet   |   Richest di pubblicita   |   contatti   |   Privacy Policy   |   scambio Link   |   Ricerca produttore
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com