Motore di ricerca datesheet componenti elettronici
  Italian  ▼
ALLDATASHEETIT.COM

X  

AD1849K Scheda tecnica(PDF) 9 Page - Analog Devices

Il numero della parte AD1849K
Spiegazioni elettronici  Serial-Port 16-Bit SoundPort짰 Stereo Codec
Download  28 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Produttore elettronici  AD [Analog Devices]
Homepage  http://www.analog.com
Logo AD - Analog Devices

AD1849K Scheda tecnica(HTML) 9 Page - Analog Devices

Back Button AD1849K Datasheet HTML 5Page - Analog Devices AD1849K Datasheet HTML 6Page - Analog Devices AD1849K Datasheet HTML 7Page - Analog Devices AD1849K Datasheet HTML 8Page - Analog Devices AD1849K Datasheet HTML 9Page - Analog Devices AD1849K Datasheet HTML 10Page - Analog Devices AD1849K Datasheet HTML 11Page - Analog Devices AD1849K Datasheet HTML 12Page - Analog Devices AD1849K Datasheet HTML 13Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 28 page
background image
AD1849K
REV. A
–9–
On input, 8-bit companded data is expanded to an internal
linear representation, according to whether
µ-law or A-law was
specified in the Codec’s internal registers. Note that when
µ-law
compressed data is expanded to a linear format, it requires 14
bits. A-law data expanded requires 13 bits, see Figure 1.
3/2
2/1
15
0
15
0
MSB
MSB
0 0 0 / 0 0
15
0
MSB
DAC INPUT
EXPANSION
COMPRESSED
INPUT DATA
3/2
2/1
LSB
LSB
8 7
LSB
Figure 1. A-Law or
µ-Law Expansion
When 8-bit companding is specified, the ADCs’ linear output is
compressed to the format specified prior to output. See Figure 2.
Note that all format conversions take place at input or output.
Internally, the AD1849K always uses 16-bit linear PCM
representations to maintain maximum precision.
LSB
3/2
2/1
15
0
15
0
MSB
MSB
0 0 0 0 0 0 0 0
15
0
MSB
ADC OUTPUT
TRUNCATION
COMPRESSION
LSB
8 7
LSB
Figure 2. A-Law or
µ-Law Compression
Power Supplies and Voltage Reference
The AD1849K operates from 5 V power supplies. Independent
analog and digital supplies are recommended for optimal
performance, though excellent results can be obtained in single
supply systems. A voltage reference is included on the Codec
and its 2.25 V buffered output is available on an external pin
(CMOUT). The CMOUT output can be used for biasing op
amps used in dc coupling. The internal reference is externally
bypassed to analog ground at the VREF pin. Note that VREF
should only be connected to its bypass capacitors.
Autocalibration
The AD1849K supports an autocalibration sequence to eliminate
DAC and ADC offsets. The autocalibration sequence is
initiated in the transition from Control Mode to Data Mode,
regardless of the state of the AC bit. The user should specify
that analog outputs be muted to prevent undesired outputs.
Monitor mix will be automatically disabled by the Codec.
During the autocalibration sequence, the serial data output from
the ADCs is meaningless and the ADI bit is asserted. Serial data
inputs to the DACs are ignored. Even if the user specified the
muting of all analog outputs, near the end of the autocalibration
sequence, dc analog outputs very close to CMOUT will be
produced at the line outputs and mono speaker output.
An autocalibration sequence is also performed when the
AD1849K leaves the reset state (i.e.,
RESET goes HI). The
RESET pin should be held LO for 50 ms after power up or after
leaving power-down mode to delay the onset of the autocalibration
sequence until after the voltage reference has settled.
Loopback
Digital and analog loopback modes are supported for device and
system testing. The monitor mix datapath is always available for
loopback test purposes. Additional loopback tests are enabled by
setting the ENL bit (Control Word Bit 33) to a “1.”
Analog loopback mode D-A-D is enabled by setting the ADL
bit (Control Word Bit 32) to a “1” when ENL is a “1.” In this
mode, the DACs’ analog outputs are re-input to the PGAs prior
to the ADCs, allowing digital inputs to be compared to digital
outputs. The monitor mix will be automatically disabled by the
Codec during D-A-D loopback. The analog outputs can be
individually attenuated, and the analog inputs are internally
disconnected. Note that muting the line 0 output mutes the
looped-back signal in this mode.
Digital loopback mode D-D is enabled by resetting the ADL bit
(Control Word Bit 32) to a “0” when ENL is a “1.” In this mode,
the control and data bit pattern presented on the SDRX pin is
echoed on the SDTX pin with a two frame delay, allowing the
host controller to verify the integrity of the serial interface starting
on the third frame after D-D loopback is enabled. During digital
loopback mode, the output DACs are operational.


Codice articolo simile - AD1849K

Produttore elettroniciIl numero della parteScheda tecnicaSpiegazioni elettronici
logo
Analog Devices
AD1849K AD-AD1849K Datasheet
293Kb / 28P
   Serial-Port 16-Bit SoundPort Stereo Codec
REV. 0
AD1849KP AD-AD1849KP Datasheet
293Kb / 28P
   Serial-Port 16-Bit SoundPort Stereo Codec
REV. 0
More results

Descrizione simile - AD1849K

Produttore elettroniciIl numero della parteScheda tecnicaSpiegazioni elettronici
logo
Analog Devices
AD1847 AD-AD1847_15 Datasheet
241Kb / 28P
   Serial-Port 16-Bit SoundPort Stereo Codec
REV. B
AD1849K AD-AD1849K Datasheet
293Kb / 28P
   Serial-Port 16-Bit SoundPort Stereo Codec
REV. 0
AD1849 AD-AD1849_15 Datasheet
662Kb / 28P
   Serial-Port 16-Bit SoundPort Stereo Codec
REV. A
AD1847 AD-AD1847 Datasheet
311Kb / 28P
   Serial-Port 16-Bit SoundPort Stereo Codec
REV. B
AD1843 AD-AD1843 Datasheet
848Kb / 64P
   Serial-Port 16-Bit SoundComm Codec
REV. 0
AD1843 AD-AD1843_15 Datasheet
1Mb / 64P
   Serial-Port 16-Bit SoundComm Codec
REV. 0
AD1848K AD-AD1848K_15 Datasheet
242Kb / 28P
   Parallel-Port 16-Bit SoundPort Stereo Codec
REV. 0
AD1845 AD-AD1845_15 Datasheet
1Mb / 40P
   Parallel-Port 16-Bit SoundPort Stereo Codec
REV. C
AD1845 AD-AD1845 Datasheet
333Kb / 40P
   Parallel-Port 16-Bit SoundPort Stereo Codec
REV. C
AD1848K AD-AD1848K Datasheet
320Kb / 28P
   Parallel-Port 16-Bit SoundPort Stereo Codec
REV. 0
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28


Scheda tecnica Scarica

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEETIT.COM
Lei ha avuto il aiuto da alldatasheet?  [ DONATE ] 

Di alldatasheet   |   Richest di pubblicita   |   contatti   |   Privacy Policy   |   scambio Link   |   Ricerca produttore
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com