Motore di ricerca datesheet componenti elettronici
  Italian  ▼
ALLDATASHEETIT.COM

X  

AD679JN Scheda tecnica(PDF) 9 Page - Analog Devices

Il numero della parte AD679JN
Spiegazioni elettronici  14-Bit 128 kSPS Complete Sampling ADC
Download  16 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Produttore elettronici  AD [Analog Devices]
Homepage  http://www.analog.com
Logo AD - Analog Devices

AD679JN Scheda tecnica(HTML) 9 Page - Analog Devices

Back Button AD679JN Datasheet HTML 5Page - Analog Devices AD679JN Datasheet HTML 6Page - Analog Devices AD679JN Datasheet HTML 7Page - Analog Devices AD679JN Datasheet HTML 8Page - Analog Devices AD679JN Datasheet HTML 9Page - Analog Devices AD679JN Datasheet HTML 10Page - Analog Devices AD679JN Datasheet HTML 11Page - Analog Devices AD679JN Datasheet HTML 12Page - Analog Devices AD679JN Datasheet HTML 13Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 16 page
background image
AD679
REV. D
–9–
CONVERSION CONTROL
In synchronous mode (SYNC = HIGH), both chip select (
CS)
and start convert (
SC) must be brought LOW to start a conver-
sion.
CS should be LOW t
SC before SC is brought LOW. In
asynchronous mode (SYNC = LOW), a conversion is started by
bringing
SC low, regardless of the state of CS.
Before a conversion is started, end-of-convert (EOC) is HIGH
and the sample-and-hold is in track mode. After a conversion is
started, the sample-and-hold goes into hold mode and EOC
goes LOW, signifying that a conversion is in progress. During
the conversion, the sample-and-hold will go back into track
mode and start acquiring the next sample.
In track mode, the sample-and-hold will settle to
0.003%
(14 bits) in 1.5
µs maximum. The acquisition time does not
affect the throughput rate as the AD679 goes back into track
mode more than 2
µs before the next conversion. In multichan-
nel systems, the input channel can be switched as soon as EOC
goes LOW.
Bringing
OE LOW t
OE after CS goes LOW makes the output
register contents available on the output data bits (DB7–DB0).
A period of time, tCD, is required after OE is brought HIGH
before the next SC instruction is issued.
If
SC is held LOW, conversion accuracy may deteriorate. For
this reason,
SC should not be held low in an attempt to operate
in a continuously converting mode.
Table I. Start Conversion Truth Table
Inputs
SYNC
CS
SC
Status
Synchronous
1
1
X
No Conversion
Mode
1
0
f
Start Conversion
1
f
0
Start Conversion
(Not Recommended)
10
0Continuous Conversion
(Not Recommended)
Asynchronous
0
X
1
No Conversion
Mode
0
X
f
Start Conversion
0X
0Continuous Conversion
(Not Recommended)
1= HIGH voltage level.
0= LOW voltage level.
X= Don’t care.
f = HIGH to LOW transition. Must stay low for t = tCP.
Table II. 14-Bit Mode Coding Format (1 LSB = 0.61 mV)
Unipolar Coding
Bipolar Coding
(Straight Binary)
(Twos Complement)
VIN*
Output Code
VIN* (V)
Output Code
0.00000 V
000 . . . 0
–5.00000
100 . . . 0
5.00000 V
100 . . . 0
–0.00061
111 . . . 1
9.99939 V
111 . . . 1
0.00000
000 . . . 0
+2.50000
010 . . . 0
+4.99939
011 . . . 1
*Code center.
END-OF-CONVERT
In asynchronous mode, end-of-convert (EOC) is an open-drain
output (requiring a minimum 3 k
Ω pull-up resistor) enabled by
end-of-convert enable (
EOCEN). In synchronous mode, EOC
is a three-state output that is enabled by
EOCEN and CS. See
Table III. Access (tBA) and float (tFD) timing specifications do
not apply in asynchronous mode where they are a function of
the time constant formed by the external load capacitance and
the pull-up resistor.
OUTPUT ENABLE OPERATION
The data bits (DB7–DB0) are three-state outputs that are enabled
by chip select (
CS) and output enable (OE). CS should be
LOW tOE before OE is brought LOW.
When EOC goes HIGH, the conversion is completed and the
output data may be read. The output is read in two steps as a
16-bit word, with the high byte read first, followed by the low
byte. High byte enable (
HBE) controls the output sequence.
The 14-bit result is left justified within the 16-bit field.
In unipolar mode (BIPOFF tied to AGND), the output coding
is straight binary. In bipolar mode (BIPOFF tied to REFOUT),
output coding is twos complement binary.
POWER-UP
The AD679 typically requires 10
µs after power-up to reset
internal logic.
Table III. Conversion Status Truth Table
Inputs
Output
SYNC
CS EOCEN EOC
Status
Synchronous
1
0
0
0
Converting
Mode
1
0
0
1
Not Converting
11
XHigh Z
Either
1X
1High Z
Either
Asynchronous
0X
00
Converting
Mode
*
0X
0High Z
Not Converting
0X
1High Z
Either
1 = HIGH voltage level.
0 = LOW voltage level.
X = Don’t care.
*EOC requires a pull-up resistor in asynchronous mode.
Table IV. Output Enable Truth Table
Inputs
Outputs
HBE
(
CS U OE)
DB7 . . . DB0
X1
← High Z →
Unipolar or
0
0
a b c d e f g h
Bipolar
1
0
i j
k l m n 0 0
1= HIGH voltage level.
a = MSB.
0= LOW voltage level.
n = LSB.
X= Don’t care.
U = Logical OR.
Data coding is binary for unipolar mode and twos complement binary for
bipolar mode.


Codice articolo simile - AD679JN

Produttore elettroniciIl numero della parteScheda tecnicaSpiegazioni elettronici
logo
Analog Devices
AD679JN AD-AD679JN Datasheet
360Kb / 12P
   14-Bit 128 kSPS Complete Sampling ADC
REV. C
AD679JNZ AD-AD679JNZ Datasheet
161Kb / 16P
   14-Bit 128 kSPS Complete Sampling ADC
REV. D
More results

Descrizione simile - AD679JN

Produttore elettroniciIl numero della parteScheda tecnicaSpiegazioni elettronici
logo
Analog Devices
AD679 AD-AD679_15 Datasheet
161Kb / 16P
   14-Bit 128 kSPS Complete Sampling ADC
REV. D
AD779 AD-AD779 Datasheet
220Kb / 12P
   14-Bit 128 kSPS Complete Sampling ADC
REV. B
AD679JNZ AD-AD679JNZ Datasheet
161Kb / 16P
   14-Bit 128 kSPS Complete Sampling ADC
REV. D
AD679 AD-AD679 Datasheet
360Kb / 12P
   14-Bit 128 kSPS Complete Sampling ADC
REV. C
AD1679 AD-AD1679_15 Datasheet
4Mb / 12P
   14 BIT 100 KSPS COMPLETE SAMPLING ADC
AD678 AD-AD678_15 Datasheet
305Kb / 14P
   12-Bit 200 kSPS Complete Sampling ADC
REV. C
AD678 AD-AD678 Datasheet
311Kb / 14P
   12-Bit 200 kSPS Complete Sampling ADC
REV. C
AD7863 AD-AD7863 Datasheet
1Mb / 24P
   Simultaneous Sampling Dual 175 kSPS 14-Bit ADC
REV. B
AD7863 AD-AD7863_15 Datasheet
1Mb / 24P
   Simultaneous Sampling Dual 175 kSPS 14-Bit ADC
REV. B
AD7863 AD-AD7863_17 Datasheet
453Kb / 25P
   Simultaneous Sampling Dual 175 kSPS 14-Bit ADC
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16


Scheda tecnica Scarica

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEETIT.COM
Lei ha avuto il aiuto da alldatasheet?  [ DONATE ] 

Di alldatasheet   |   Richest di pubblicita   |   contatti   |   Privacy Policy   |   scambio Link   |   Ricerca produttore
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com