Motore di ricerca datesheet componenti elettronici
  Italian  ▼
ALLDATASHEETIT.COM

X  

DM74S112 Scheda tecnica(PDF) 3 Page - Fairchild Semiconductor

Il numero della parte DM74S112
Spiegazioni elettronici  Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs
Download  4 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Produttore elettronici  FAIRCHILD [Fairchild Semiconductor]
Homepage  http://www.fairchildsemi.com
Logo FAIRCHILD - Fairchild Semiconductor

DM74S112 Scheda tecnica(HTML) 3 Page - Fairchild Semiconductor

  DM74S112 Datasheet HTML 1Page - Fairchild Semiconductor DM74S112 Datasheet HTML 2Page - Fairchild Semiconductor DM74S112 Datasheet HTML 3Page - Fairchild Semiconductor DM74S112 Datasheet HTML 4Page - Fairchild Semiconductor  
Zoom Inzoom in Zoom Outzoom out
 3 / 4 page
background image
3
www.fairchildsemi.com
Electrical Characteristics
over recommended operating free air temperature (unless otherwise noted)
Note 6: All typicals are at VCC = 5V, TA = 25°C.
Note 7: Clear is tested with preset HIGH and preset is tested with clear HIGH.
Note 8: Not more than one output should be shorted at a time, and the duration should not exceed one second.
Note 9: With all outputs OPEN, ICC is measured with the Q and Q outputs HIGH in turn. At the time of measurement, the clock input is grounded.
Switching Characteristics
at VCC = 5V and TA = 25°C
Symbol
Parameter
Conditions
Min
Typ
Max
Units
(Note 6)
VI
Input Clamp Voltage
VCC = Min, II = − 18 mA
−1.2
V
VOH
HIGH Level
VCC = Min, IOH = Max
2.7
3.4
V
Output Voltage
VIL = Max, VIH = Min
VOL
LOW Level
VCC = Min, IOL = Max
0.5
V
Output Voltage
VIH = Min, VIL = Max
II
Input Current @ Max Input Voltage VCC = Max, VI = 5.5V
1
mA
IIH
HIGH Level
VCC = Max
J, K
50
Input Current
VI = 2.7V
Clear
100
µA
Preset
100
Clock
100
IIL
LOW Level
VCC = Max
J, K
−1.6
Input Current
VI = 0.5V
Clear
−7
mA
(Note 7)
Preset
−7
Clock
−4
IOS
Short Circuit Output Current
VCC = Max (Note 8)
−40
−100
mA
ICC
Supply Current
VCC = Max (Note 9)
30
50
mA
RL = 280Ω
Symbol
Parameter
From (Input)
CL = 15 pF
CL = 50 pF
Units
To (Output)
Min
Max
Min
Max
fMAX
Maximum Clock Frequency
80
60
MHz
tPLH
Propagation Delay Time
Preset to Q
7
9
ns
LOW-to-HIGH Level Output
tPHL
Propagation Delay Time
Preset to Q
712
ns
HIGH-to-LOW Level Output
tPLH
Propagation Delay Time
Clear to Q
79
ns
LOW-to-HIGH Level Output
tPHL
Propagation Delay Time
Clear to Q
7
12
ns
HIGH-to-LOW Level Output
tPLH
Propagation Delay Time
Clock to Q or Q
79
ns
LOW-to-HIGH Level Output
tPHL
Propagation Delay Time
Clock to Q or Q
712
ns
HIGH-to-LOW Level Output


Codice articolo simile - DM74S112

Produttore elettroniciIl numero della parteScheda tecnicaSpiegazioni elettronici
logo
Fairchild Semiconductor
DM74S11 FAIRCHILD-DM74S11 Datasheet
33Kb / 3P
   Triple 3-Input AND Gate
DM74S11N FAIRCHILD-DM74S11N Datasheet
33Kb / 3P
   Triple 3-Input AND Gate
More results

Descrizione simile - DM74S112

Produttore elettroniciIl numero della parteScheda tecnicaSpiegazioni elettronici
logo
Fairchild Semiconductor
DM74LS112A FAIRCHILD-DM74LS112A Datasheet
52Kb / 5P
   Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs
DM74LS73A FAIRCHILD-DM74LS73A Datasheet
53Kb / 5P
   Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flops with Clear and Complementary Outputs
logo
National Semiconductor ...
DM54LS107A NSC-DM54LS107A Datasheet
119Kb / 6P
   Dual Negative-Edge- Triggered Master-Slave J-K Flip-Flops with Clear and Complementary Outputs
DM54LS73A NSC-DM54LS73A Datasheet
91Kb / 3P
   DUAL NEGATIVE-EDGE-TRIGGERED MASTER-SLAVE J-K FLIP-FLOPS WITH CLEAR AND COMPLEMENTARY OUTPUTS
DM54LS73A NSC-DM54LS73A_89 Datasheet
121Kb / 6P
   Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flops with Clear and Complementary Outputs
DM54L72 NSC-DM54L72 Datasheet
89Kb / 4P
   AND-Gated Master-Slave J-K Flip-Flop with Preset, Clear and Complementary Outputs
logo
Fairchild Semiconductor
DM7476 FAIRCHILD-DM7476_01 Datasheet
47Kb / 4P
   Dual Master-Slave J-K Flip-Flops with Clear, Preset, and Complementary Outputs
DM7476 FAIRCHILD-DM7476 Datasheet
41Kb / 4P
   Dual Master-Slave J-K Flip-Flops with Clear, Preset, and Complementary Outputs
logo
National Semiconductor ...
DM5476 NSC-DM5476 Datasheet
108Kb / 4P
   Dual Master-Slave J-K Flip-Flops with Clear, Preset, and Complementary Outputs
54LS112 NSC-54LS112 Datasheet
102Kb / 3P
   DUAL NEGATIVE-EDGE-TRIGERED MASTER-SLAVE J-K FLIP-FLOPS WITH PRESET, CLEAR, AND COMPLEMENTARY OUTPUTS
More results


Html Pages

1 2 3 4


Scheda tecnica Scarica

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEETIT.COM
Lei ha avuto il aiuto da alldatasheet?  [ DONATE ] 

Di alldatasheet   |   Richest di pubblicita   |   contatti   |   Privacy Policy   |   scambio Link   |   Ricerca produttore
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com