Motore di ricerca datesheet componenti elettronici |
|
AD5522 Scheda tecnica(PDF) 11 Page - Analog Devices |
|
AD5522 Scheda tecnica(HTML) 11 Page - Analog Devices |
11 / 60 page AD5522 Rev. A | Page 11 of 60 Parameter Min Typ1 Max Unit Test Conditions/Comments Power Supply Sensitivity2 From dc to 1 kHz ΔForced Voltage/ΔAVDD −80 dB ΔForced Voltage/ΔAVSS −80 dB ΔMeasured Current/ΔAVDD −85 dB ΔMeasured Current/ΔAVSS −75 dB ΔForced Current/ΔAVDD −75 dB ΔForced Current/ΔAVSS −75 dB ΔMeasured Voltage/ΔAVDD −85 dB ΔMeasured Voltage/ΔAVSS −80 dB ΔForced Voltage/ΔDVCC −90 dB ΔMeasured Current/ΔDVCC −90 dB ΔForced Current/ΔDVCC −90 dB ΔMeasured Voltage/ΔDVCC −90 dB 1 Typical specifications are at 25°C and nominal supply, ±15.25 V, unless otherwise noted. 2 Guaranteed by design and characterization; not production tested. Tempco values are mean and standard deviation, unless otherwise noted. TIMING CHARACTERISTICS AVDD ≥ 10 V, AVSS ≤ −5 V, |AVDD − AVSS| ≥ 20 V and ≤ 33 V, DVCC = 2.3 V to 5.25 V, VREF = 5 V, TJ = 25°C to 90°C, unless otherwise noted. Table 2. SPI Interface Parameter 1, 2, 3 DVCC, Limit at TMIN, TMAX Unit Description 2.3 V to 2.7 V 2.7 V to 3.6 V 4.5 V to 5.25 V tWRIT E4 1030 735 735 ns min Single channel update cycle time (X1 register write) 950 655 655 ns min Single channel update cycle time (any other register write) t1 30 20 20 ns min SCLK cycle time t2 8 8 8 ns min SCLK high time t3 8 8 8 ns min SCLK low time t4 10 10 10 ns min SYNC falling edge to SCLK falling edge setup time t54 150 150 150 ns min Minimum SYNC high time in write mode after X1 register write (one channel) 70 70 70 ns min Minimum SYNC high time in write mode after any other register write t6 10 5 5 ns min 29th SCLK falling edge to SYNC rising edge t7 5 5 5 ns min Data setup time t8 9 7 4.5 ns min Data hold time t9 120 75 55 ns max SYNC rising edge to BUSY falling edge t10 BUSY pulse width low; see Table 17 1 DAC X1 1.5 1.5 1.5 μs max 2 DAC X1 2.1 2.1 2.1 μs max 3 DAC X1 2.7 2.7 2.7 μs max 4 DAC X1 3.3 3.3 3.3 μs max Other Registers 270 270 270 ns max System control register/PMU registers t11 20 20 20 ns min 29th SCLK falling edge to LOAD falling edge t12 20 20 20 ns min LOAD pulse width low t13 150 150 150 ns min BUSY rising edge to FOHx output response time t14 0 0 0 ns min BUSY rising edge to LOAD falling edge t15 100 100 100 ns max LOAD rising edge to FOHx output response time |
Codice articolo simile - AD5522 |
|
Descrizione simile - AD5522 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEETIT.COM |
Lei ha avuto il aiuto da alldatasheet? [ DONATE ] |
Di alldatasheet | Richest di pubblicita | contatti | Privacy Policy | scambio Link | Ricerca produttore All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |